2023-08-01 10:04:04
The Synopsys 100G Ethernet Physical Coding Sublayer (PCS) IP, compliant with the IEEE 802.3 standard, provides a complete set of features that enable users to define an optimized PCS in products across a range of 100G Ethernet applications.
The Synopsys IP, available in single port or quad port configurations, is designed to be used with Synopsys 100G Ethernet MAC IP to deliver a complete system solution. The quad port 100G Ethernet PCS IP can be configured as a 2x100G PCS or a 4x50G/25G/10G PCS interfacing with a 4-lane 56G PHY. The single port IP can be configured as one of 4x25G, 2x50G or 1x100G interfacing with a PHY.
The Synopsys 100G Ethernet PCS IP offers a comprehensive set of features including 100G scrambler/descrambler, 64b/66b encoder/decoder, multi-lane distribution, alignment marker insertion/striping, block synchronization and gearbox, and clock decoupling FIFOs. The multiplexed Reed-Solomon Forward Error Correction (RS-FEC) function provides different channels at various speeds. The IP implements a CGMII on the application side and four lanes interface to the PHY on the line side.
Synopsys 100G Ethernet PCS IP
Highlights
Products
Downloads and Documentation
- Compliant with the IEEE 802.3 standard
- Configurable IP available in single or quad port for speeds from 1G to 100G
- Designed to be used with Synopsys 100G Ethernet MAC IP for 100G Systems
- Integration tested with the Synopsys 100G Ethernet MAC IP and Synopsys 56G Ethernet PHY IP
- Comprehensive deliverables packaged in an IP-XACT compatible .run file
- Includes Synopsys coreConsultant tool for easy configuration
- Silicon proven
Description: |
High Speed Ethernet 4/2/1-Lane 100G PCS |
Name: |
dwc_ether_hse_100gpcs |
Version: |
2.01a-lca01 |
ECCN: |
5E991/NLR |
STARs: |
Open and/or Closed STARs |
myDesignWare: |
Subscribe for Notifications |
Product Type: |
DesignWare Cores |
Documentation: |
Hide Documents...
Installation Guide DesignWare Cores DWC Ether 4/2/1-Lane 100G PCS Installation Guide (2.01a-lca01) ( PDF )
Reference Manual 100 Gigabit Ethernet Physical Coding Sublayer (PCS) Controller 100G Base-R, 4/2/1 Lanes with Clause 91 Reed-Solomon FEC RS (544/528,514) and RS (272,257) Optional RS FEC Codeword-Interleaved (RS FEC Int, Clause 161) Sublayer Reference Manual (2.01a-lca01) ( PDF )
Release Notes 100 Gigabit Ethernet Physical Coding Sublayer (PCS) Controller 100G Base-R, 4/2/1 Lanes with Clause 91 Reed-Solomon FEC RS (544/528,514) and RS(272,257) Optional RS FEC Codeword-Interleaved (RS FEC Int, Clause 161) Sublayer Release Notes (2.01a-lca01) ( PDF )
User Guide 100 Gigabit Ethernet Physical Coding Sublayer (PCS) Controller 100G Base-R, 4/2/1 Lanes with Clause 91 Reed-Solomon FEC RS (544/528,514) and RS(272,257) Optional RS FEC Codeword-Interleaved (RS FEC Int, Clause 161) User Guide (2.01a-lca01) ( PDF )
|
Download: |
dw_iip_DWC_ether_hse_100gpcs |
Product Code: |
G532-0 |
Description: |
High Speed Ethernet Quad 10G to 100G PCS |
Name: |
dwc_ether_hse_quad_100gpcs |
Version: |
2.01a-lca00 |
ECCN: |
5E991/NLR |
STARs: |
Open and/or Closed STARs |
myDesignWare: |
Subscribe for Notifications |
Product Type: |
DesignWare Cores |
Documentation: |
Hide Documents...
Installation Guide DesignWare Cores DWC Ether Quad 10G to 100G PCS Installation Guide (2.01a-lca00) ( PDF )
Reference Manual 100 Gigabit Ethernet Physical Coding Sublayer (PCS) Controller 100G Base-R, 4-Channel - 2 x 100G Reference Manual(2.01a-lca00) ( PDF )
Release Notes 00 Gigabit Ethernet Physical Coding Sublayer (PCS) Controller 100G Base-R, 4-Channel - 2 x 100G Release Notes (2.01a-lca00) ( PDF )
User Guide 100 Gigabit Ethernet Physical Coding Sublayer (PCS) Controller 100G Base-R, 4-Channel - 2 x 100G User Guide (2.01a-lca00) ( PDF )
|
Download: |
dw_iip_DWC_ether_hse_quad_100gpcs |
Product Code: |
G524-0 |