Cloud native EDA tools & pre-optimized hardware platforms
Did you know that over 30% of semiconductor failures are attributed to electrostatic discharge (ESD)? Defined by the ESD Association as "the rapid, spontaneous transfer of electrostatic charge induced by a high electrostatic field,” ESD causes equipment malfunction by disrupting the normal operations of electronic systems. ESD-induced damage ranges from leakages and shorts to junction and metallization burnouts, gate oxide ruptures, and resistor-metal interface deterioration. Real-world examples of ESD-induced chip failures could include a smartphone that delivers electric shocks, a fitness tracker with a blinking screen, or a malfunctioning automatic emergency braking system.
To minimize ESD vulnerabilities, semiconductor companies integrate protective devices or circuits into their silicon. Essentially, these components prevent internal circuitry—and the protective elements themselves—from incurring damage during an ESD event by creating low-resistivity discharge current paths. Although protective elements are effective when properly implemented, designing ESD-resistant silicon on the latest process nodes is increasingly challenging. Indeed, engineers pack billions of circuits into dense monolithic systems-on-chip (SoCs), leaving only limited area for protective ESD elements that must be meticulously placed and verified. Moreover, multi-die systems introduce a slew of new ESD vulnerabilities via complex thermal and electrical interactions between processors, memories, and interconnects.
Read on to learn how evolving ESD challenges are spurring semiconductor companies to augment conventional static checkers with a new generation of full-chip design tools that rapidly analyze silicon and simulate millions of transient ESD surges.
In an integrated circuit (IC), an ESD event typically induces electrical currents at 0.1–10 amps and dissipates energy on the order of 10–100 watts. The first step to minimizing or preventing the effects of electrostatic discharge is designing products and assemblies that are ESD resistant.
Insulative materials, with a surface or volume resistance equal to or greater than 1.0 x 1011 ohms, helps prevent and limit the flow of electrons. Similarly, dissipative materials provide electrical resistance between insulative and conductive materials. According to the ESD Association, these dissipative materials should have a surface resistance greater than or equal to 1.0 x 104 ohms but less than 1.0 x 1011 ohms, or a volume resistance greater than or equal to 1.0 x 104 ohms but less than 1.0 x 1011 ohms.
Looking beyond insulative and dissipative materials, on-chip ESD protective structures play a major role in shielding the input, output, and power supply pins of core circuits by providing a safe ESD discharge path to the ground bus/rail. These “transparent” protective structures typically remain inactive during normal system operation. When an ESD event occurs, protection circuitry clamps the pins to a low voltage and switches off after discharging excess current.
There are three primary devices used to build protection clamps:
Semiconductor companies leverage various component-level standards to verify silicon resistance to transient ESD surges, including the human body model (HBM) and Charged Device Model (CDM). As defined by the ESD Association, HBM represents the discharge from the fingertip of a standing individual delivered to the device. Typically modeled by a 100 pF capacitor, HBM is charged by a high-voltage supply through a high-ohmic resistor (typically in the megohm regime) and subsequently discharged via a switching component and 1.5 kW (1,500 ohms) series resistor. A standard HBM waveform includes a rise time of 2–10 ns, a peak current of 0.67 amps/kilovolts, and a double-exponential decay with a width of 200 ns.
A CDM incident occurs when a charged device contacts a grounded object. Specifically, the component is the charge source, which discharges through a grounded body. The CDM test procedure involves placing the device on a field plate with its leads pointing up, then charging it, and discharging the device. All pins are treated equally—and discharged after positive and negative charging. CDM events are the leading cause of ESD failures in modern circuits. Although discharge duration often lasts less than a single nanosecond, peak currents can reach several tens of amperes, causing significant voltage drops and dielectric breakdown.
Semiconductor companies are finding it increasingly difficult to routinely perform CDM tests with consistent results. Because CDM is directly affected by the environment, precise chip and package substrate data are needed to accurately define simulation variables. This data is more challenging than ever to obtain and simulate as dense monolithic SoCs typically include billions of circuits—while new multi-die systems introduce complex thermal and electrical interactions between chips placed on a single package.
Indeed, ESD failures can occur in metal interconnects, ESD devices themselves, and the core devices they are meant to protect. Although metal interconnects are crucial elements of the ESD discharge path, they are often evaluated manually or with tools that weren’t designed to independently simulate CDM currents in large, complex chips or multi-die systems. That’s why semiconductor companies now leverage full-chip ESD tools to verify interconnects, ESD devices, and core devices for HBM and CDM events.
Full-chip ESD tools can highlight at-risk designs, pinpoint susceptible devices, and automatically generate reports of current density violations and high-resistance paths. In addition, full-chip ESD tools can perform transient simulation of the full chip and package—analyzing all interconnects, protective elements, and devices including inductors, inductance, and capacitors. Moreover, analysis can be performed on both pre- and post-layout versus schematic (LVS) clean layouts, allowing quick identification and correction of potential issues. Lastly, hierarchical debugging can provide both telescopic and microscopic views of chip designs to deliver granular insights of ESD vulnerabilities.
With more than one-third of semiconductor failures attributed to ESD events, there’s a pressing need to minimize ESD vulnerabilities. As a result, chip designers are integrating protective devices and circuits into their silicon that create low-resistivity discharge current paths. Although protective elements are effective when properly implemented, designing ESD-resistant silicon at advanced nodes is increasingly challenging as engineers pack billions of circuits into dense SoCs and build multi-die systems that introduce new ESD vulnerabilities. To accurately verify interconnects, ESD devices, and core devices for HBM and CDM events, semiconductor companies are turning to purpose-built ESD tools that holistically analyze all interconnects and devices while performing transient simulations of the full-chip and package.
Synopsys is empowering technology visionaries with a comprehensive and scalable multi-die solution for fast heterogeneous integration.