Cloud native EDA tools & pre-optimized hardware platforms
Featuring technology experts, Synopsys ASIP webinars and conferences give you access to a variety of topics around our ASIP portfolio. Watch them at your leisure.
Event Type
Application
Title
Language
RISC-V & AI & Wireless & Cryptography
Domain-Specific Processor Design using ASIP Designer
English
Low-Power Smart Vision and Post-Quantum Cryptography
Case Studies in Low-Power Smart Vision and Post-Quantum Cryptography Applications
English
RISC-V Processor
Developing Your Own RISC-V Processor with Fast Architecture-Driven PPA Optimization
English
AI Accelerators
Domain-Specific Processor Design using ASIP Designer
English
5G
ASIPs for 5G Wireless SoCs
English
SLAM
Designing ASIPs for Smart Vision Systems: A SLAM Case study
English
AI
Extending RISC Processors into Flexible Accelerators using ASIP Designer
English
RISC-V & AI
Domain-Specific Processor Design using ASIP Designer
English
AI & 5G
Domain-Specific Processor Design using ASIP Designer - Proceedings only
English
DCLS
Efficient Dual-Core Lock-Step Processor Design with ASIP Designer: An ST STxP5 Case Study
English
RISC-V & AI
Domain-Specific Processor Design using ASIP Designer
English
RISC-V & AI & Cryptography
ASIP開発ソリューション・セミナー2023
Japanese
SLAM
Designing ASIPs for Smart Vision Systems: A SLAM Case study
Japanese
ASIP開発ソリューション・セミナ2020
ASIP Develop Solutions
Japanese
Post-Quantum Cryptography
使用 ASIP Designer 将 RISC 处理器扩展为灵活的加速器
后量子密码学应用的案例研究
Extending RISC Processors into Flexible Accelerators using ASIP Designer
Case Study in Post-Quantum Cryptography Application
Chinese
AI
使用 ASIP Designer 将 RISC 处理器扩展为灵活的加速器
Extending RISC Processors into Flexible Accelerators using ASIP Designer
Chinese
RISC-V
Development of RISC-V Processor with Fast, Architecture-Driven, PPA Optimization
Chinese
At this informal event, leading university teams will present results from their ongoing ASIP projects in a variety of application domains. Synopsys will share insight on market trends, and provide a technical update on ASIP Designer along with reference examples.
Agenda & Recording VideoThis seminar introduces you to the ASIP Designer tool-suite. It features two case studies from popular application domains. The first case study by Lund University shows the design exploration for a RISC-V based VLIW processor for feature extraction in smart vision systems, using ASIP Designer. The second case study by Synopsys shows an ASIP for post-quantum cryptography. A RISC-V baseline architecture is gradually extended into an ASIP that is optimized for the Kyber encryption mechanism while simultaneously accelerating other cryptographic applications.
Watch NowThis webinar will cover two products from Synopsys’ portfolio of industry leading tools: Synopsys ASIP Designer and Synopsys RTL Synopsys Architect. These tools help designers create highly customized processors faster while meeting the desired PPA targets with confidence. The solutions facilitate the Synthesis-in-the-Loop design approach, both during earlier architectural design stages with processor model modifications and during RTL implementation. A real-world case study will highlight their interoperability and the results that can be achieved.
Watch NowAt this informal event, leading university teams present results from their ongoing ASIP projects in a variety of application domains such as AI accelerators and smart vision systems. Synopsys shares insight on market trends, and provide a technical update on ASIP Designer along with reference examples.
Agenda & Proceedings
This seminar introduces you to the ASIP Designer tool-suite. It features two case studies.
The first case study by Lund University presents an application-specific vector processor for CNN based massive MIMO user terminal positioning.
The ASIP contains a scalar RISC processor extended with a vector datapath and integrated accelerators.
The second case study by Synopsys shows an accelerator for 5G NR channel equalization.
A RISC baseline architecture is gradually extended into a highly parallel and specialized ASIP optimized for MMSE channel equalization using Cholesky Decomposition.
In this webinar you will:
Understand the trend of software-defined acceleration in advanced camera systems based on depth sensing technology;
See how the ASIP Designer tool suite enables you to design the correct ASIP architecture for such needs in a short period of time;
Observe what is followed in the actual design of the SLAM architecture design trajectory, including tool-assisted architecture and hardware optimization
This seminar introduces you to the ASIP Designer tool-suite. It features two case studies from popular application domains.
The first case study, by the University of Virginia, shows the design exploration for a RISC-V based accelerator for edge AI applications compiled from graph formalisms, combining TVM and ASIP Designer. Performance and design productivity gains are illustrated for example deep neural networks and for matrix-based math computations.
The second case study, by Synopsys, shows an accelerator for image signal processing. A RISC-V baseline architecture is gradually extended into a highly parallel and specialized ASIP optimized for stereo image matching.
Learn more about the power of ASIPs, and how ASIP Designer™ makes them a reality. This seminar covers the architectural options to choose from when designing an ASIP.
Using examples from the extensive processor model library that comes with ASIP Designer, we explain the different concepts of parallelization and specialization, and the tradeoffs that come with it.
The seminar includes demonstrations of ASIP Designer as well as an investigation of multiple example designs from the DSP, security, and AI domains.
At this informal event, leading university teams presented results from their ongoing ASIP projects in a variety of application domains such as 5G baseband and AI accelerators. Synopsys shared insight on market trends, and provided a technical update on ASIP Designer along with reference examples.
Agenda & Proceedings
To face increasing demand in SoCs for Functional Safety and Security, ST is developing custom processors implementing mechanisms that satisfy ISO26262 safety requirements and protect program execution against physical attacks.
In order to reduce the risk due to random faults and thus achieve high safety integrity, or to protect against physical attacks, logic duplication also called Dual Core LockStep (DCLS) is a commonly deployed method.
This presentation will explain how and why ST involved the Synopsys ASIP team in the development of a solution to increase the functional safety and security goals of the DCLS, and it will describe the process to generate the DCLS and its design results.
The Fastest Path to Making an Open ISA Your Own
In this seminar learn why domain-specific processors gain a lot of attention these days, and why Synopsys’ ASIP Designer is the industry’s leading tool to design, implement, program and verify such specialized processors.
ムーアの法則やデナードが提唱したスケール則の減速により、アプリケーションに特化した命令セットを持つプロセッサ (ASIP:エイシップ) に対する興味が高まっています。
Watch Now